

| rtuonline.com<br>Roll No. : | rtu<br> | online.com |
|-----------------------------|---------|------------|
| _                           |         | •          |

# 5E3251-S

B. Tech. (Sem. V) (Main) Examination, December - 2011 Computer Science

5CS1 Computer Architecture (Common for Computer & IT)

Time: 3 Hours]

[Maximum Marks: 80

[Min. Passing Marks: 24

#### Instructions to Candidates:

Attempt any five questions selecting one question from each unit. All questions carry equal marks. Schematic diagrams must be shown wherever necessary. Any data you feel missing suitably be assumed and stated clearly. Units of quantities used/calculated must be stated clearly.

| Use of following                  | supporting | material is | permitted | during | examination. |
|-----------------------------------|------------|-------------|-----------|--------|--------------|
| Use of following (Mentioned in fo | rm No. 205 | 9           |           |        | <i>y</i>     |

1. <u>NIL</u>

NIL

### UNIT - I

- 1 (a) Explain the following terms with reference to non Von-Neamann machines./
  - (i) SISD
  - (ii) SIMD
  - (iii) MISD
  - (iv) MIMD
  - (b) A digital computer has a common bus system for 16 registers of 32 bits each. The bus is constructed with multiplexers.
    - (i) How many selection input are there in each multiplexers?
    - (ii) What size of multiplexer are needed?
    - (iii) How many multiplexer are there in the bus?

8

OR

- rtuonline.com

  1 (a) Draw the block diagram for the hardware that implements

  t + pq : A ← A+B

  where A and B are two n-bit resisters and t. p and q are
  - where A and B are two n-bit resisters and t, p and q are control variables show the logic gate for the control function.
  - (b) Design a N-bit combinational circuit decrementer using four full-adder circuits.

8

## UNIT - II

2 Write a program to evaluate the arithmetic statement :

$$X = \frac{A - B + C * (D * E - F)}{G + H * K}$$

- (i) Using a general register computer with three address instruction.
- (ii) Using a general register computer with two address instruction.
- (iii) Using an accumulator type computer with one address instructions
- (iv) Using a stack organized computer with zero-address operation instructions.

16

#### OR

2 (a) The memory unit of a computer has 256 K words of 32 bit each. The computer has an instruction format with four field: an operation code field, a mode field to specify one of 60 processor registers and a memory address. Specify the instruction format and the number of bit in each field if the instruction is in one memory word.

10

(b) A computer has 32-bit instruction and 12-bit addresses. If there are 250 two address instruction, how many one address instruction can be formulated?

c

# rtuonline.com UNIT - III rtuonline.com

- 3 (a) Derive an algorithm in flowchart term for adding and subtracting two fixed-point binary numbers when negative numbers are in signed-is compliment representation.
  - (b) Design an array multiplier that multiplies two 4-bit number.
    Use AND gates and binary address.

OR

- 3 (a) Show that when we multiply two n-digit number in base r no overflow occurs. rtuonline.com

  The multiplication gives a product of 2<sup>nd</sup> digits in length.
  - (b) Derive an algorithm in flow chart form for the non restoring method of fixed-point binary division.

UNIT - IV

- 4 (a) Construct a memory system having static 1K×4 RAM. How many such RAM's will be required to
  - (i) construct 1K×8 RAM bank?
  - (ii) 4K × 4 RAM memory bank? Show the block diagram and the address decoding circuit.
  - (b) Write short note on: Virtual memory.

OR

- 4 (a) An address space is specified by 24 bits and the corresponding memory space by 16 bits.
  - (i) How many words are there in the address space?
  - (ii) How many words are there in the memory space?
  - (iii) If a page consists of 2K words, how many pages and block are there in the system?
  - (b) In a two level virtual memory,  $t_{A1} = 10^{-7}$  S and  $t_{A2} = 10^{-2}$  S. What must be the hit ratio H be in order for the access efficiency to be at least 90% of its maximum possible value?

8

10

8

8

10

6

5E3251-S]

[Contd...

rtuonline.com

rtuonline.com

rtuonline.com

rtuonline.com

(Contain

### UNIT - V

5 Design a parallel priority interrupt hardware for a system (a) with eight interval sources.

8

Why does DMA have priority over the CPU when both (b) request a memory transfer?

8

#### OR .

- List the advantage and disadvantage with respect to program (a) 5 design complexity, IO bandwidth, and interface hardware costs for the following IO control methods.
  - (i) programmed IO
  - (ii) DMA
  - (iii) IOPs.

e.cox Why are the read and write control line in a DMA controller (b) bidirectional? Under what condition and for what purpose are they used as inputs? Under what condition and for what purpose are they used as outputs?

10